diff options
| author | iximeow <me@iximeow.net> | 2023-07-23 13:13:44 -0700 | 
|---|---|---|
| committer | iximeow <me@iximeow.net> | 2023-07-23 13:13:44 -0700 | 
| commit | 855fa08f1d2f4bc405a1cfc205b5e9321dd4ebf5 (patch) | |
| tree | 83dc40b8d30b9a9a3a76b94ea6760cfe2163e4e5 /src/real_mode | |
| parent | 4e5dfd758a22818c5f8496025e8c0b3dd00f0f50 (diff) | |
fix inconsistently-poreted memory access size of vcvt{,t}{sd,si}
Diffstat (limited to 'src/real_mode')
| -rw-r--r-- | src/real_mode/vex.rs | 65 | 
1 files changed, 55 insertions, 10 deletions
diff --git a/src/real_mode/vex.rs b/src/real_mode/vex.rs index 79c6961..afa9565 100644 --- a/src/real_mode/vex.rs +++ b/src/real_mode/vex.rs @@ -79,6 +79,8 @@ enum VEXOperandCode {      G_V_E_xmm,      G_V_E_xmm_imm8,      G_V_E_xmm_xmm4, +    G_V_Ed_xmm, +    G_V_Eq_xmm,      G_V_E_ymm,      G_V_E_ymm_imm8,      G_V_E_ymm_ymm4, @@ -92,6 +94,7 @@ enum VEXOperandCode {      G_V_E,      G_E_Ib,      VCVT_Gd_Ed_xmm, +    VCVT_Gd_Eq_xmm,      BMI1_F3,      MXCSR,  } @@ -591,11 +594,25 @@ fn read_vex_operands<              if let OperandSpec::RegMMM = mem_oper {                  instruction.regs[1].bank = RegisterBank::X;              } else { -                if instruction.opcode == Opcode::VCVTTSD2SI || instruction.opcode == Opcode::VCVTSD2SI { -                    instruction.mem_size = 8; -                } else { -                    instruction.mem_size = 4; -                } +                instruction.mem_size = 4; +            } +            instruction.operands[0] = OperandSpec::RegRRR; +            instruction.operands[1] = mem_oper; +            instruction.operand_count = 2; +            Ok(()) +        } +        VEXOperandCode::VCVT_Gd_Eq_xmm => { +            if instruction.regs[3].num != 0 { +                return Err(DecodeError::InvalidOperand); +            } +            let modrm = read_modrm(words)?; +            instruction.regs[0] = +                RegSpec::from_parts((modrm >> 3) & 7, RegisterBank::D); +            let mem_oper = read_E(words, instruction, modrm, RegisterBank::D, sink)?; +            if let OperandSpec::RegMMM = mem_oper { +                instruction.regs[1].bank = RegisterBank::X; +            } else { +                instruction.mem_size = 8;              }              instruction.operands[0] = OperandSpec::RegRRR;              instruction.operands[1] = mem_oper; @@ -1148,6 +1165,34 @@ fn read_vex_operands<              instruction.operand_count = 3;              Ok(())          } +        VEXOperandCode::G_V_Ed_xmm => { +            let modrm = read_modrm(words)?; +            instruction.regs[0] = +                RegSpec::from_parts((modrm >> 3) & 7, RegisterBank::X); +            let mem_oper = read_E_xmm(words, instruction, modrm, sink)?; +            instruction.operands[0] = OperandSpec::RegRRR; +            instruction.operands[1] = OperandSpec::RegVex; +            instruction.operands[2] = mem_oper; +            if mem_oper != OperandSpec::RegMMM { +                instruction.mem_size = 4; +            } +            instruction.operand_count = 3; +            Ok(()) +        } +        VEXOperandCode::G_V_Eq_xmm => { +            let modrm = read_modrm(words)?; +            instruction.regs[0] = +                RegSpec::from_parts((modrm >> 3) & 7, RegisterBank::X); +            let mem_oper = read_E_xmm(words, instruction, modrm, sink)?; +            instruction.operands[0] = OperandSpec::RegRRR; +            instruction.operands[1] = OperandSpec::RegVex; +            instruction.operands[2] = mem_oper; +            if mem_oper != OperandSpec::RegMMM { +                instruction.mem_size = 8; +            } +            instruction.operand_count = 3; +            Ok(()) +        }          VEXOperandCode::G_V_xmm_Ed => {              let modrm = read_modrm(words)?;              instruction.regs[0] = @@ -1810,15 +1855,15 @@ fn read_vex_instruction<                              VEXOperandCode::G_V_xmm_Ed // 32-bit last operand                          }),                          0x2c => (Opcode::VCVTTSD2SI, { -                            VEXOperandCode::VCVT_Gd_Ed_xmm // 32-bit +                            VEXOperandCode::VCVT_Gd_Eq_xmm                          }),                          0x2d => (Opcode::VCVTSD2SI, { -                            VEXOperandCode::VCVT_Gd_Ed_xmm // 32-bit +                            VEXOperandCode::VCVT_Gd_Eq_xmm                          }),                          0x51 => (Opcode::VSQRTSD, VEXOperandCode::G_V_E_xmm),                          0x58 => (Opcode::VADDSD, VEXOperandCode::G_V_E_xmm),                          0x59 => (Opcode::VMULSD, VEXOperandCode::G_V_E_xmm), -                        0x5a => (Opcode::VCVTSD2SS, VEXOperandCode::G_V_E_xmm), +                        0x5a => (Opcode::VCVTSD2SS, VEXOperandCode::G_V_Eq_xmm),                          0x5c => (Opcode::VSUBSD, VEXOperandCode::G_V_E_xmm),                          0x5d => (Opcode::VMINSD, VEXOperandCode::G_V_E_xmm),                          0x5e => (Opcode::VDIVSD, VEXOperandCode::G_V_E_xmm), @@ -1862,8 +1907,8 @@ fn read_vex_instruction<                          0x52 => (Opcode::VRSQRTSS, VEXOperandCode::G_V_E_xmm),                          0x53 => (Opcode::VRCPSS, VEXOperandCode::G_V_E_xmm),                          0x58 => (Opcode::VADDSS, VEXOperandCode::G_V_E_xmm), -                        0x59 => (Opcode::VMULSS, VEXOperandCode::G_V_E_xmm), -                        0x5a => (Opcode::VCVTSS2SD, VEXOperandCode::G_V_E_xmm), +                        0x59 => (Opcode::VMULSS, VEXOperandCode::G_V_Ed_xmm), +                        0x5a => (Opcode::VCVTSS2SD, VEXOperandCode::G_V_Ed_xmm),                          0x5b => (Opcode::VCVTTPS2DQ, if L { VEXOperandCode::G_ymm_E_ymm } else { VEXOperandCode::G_xmm_E_xmm }),                          0x5c => (Opcode::VSUBSS, VEXOperandCode::G_V_E_xmm),                          0x5d => (Opcode::VMINSS, VEXOperandCode::G_V_E_xmm),  | 
