Age | Commit message (Expand) | Author |
2020-05-24 | fix benchmark bitrotmaster | iximeow |
2020-05-23 | fix important memory decode error in long mode | iximeow |
2020-05-23 | add SHA, BMI1, and BMI2, complete XSAVE extension support | iximeow |
2020-05-21 | add sha, lzcnt, tsx, f16c, svm, movbe, adx, and prefetchw extensions | iximeow |
2020-05-03 | add width() to ask width of an x86 operand | iximeow |
2020-05-03 | that instruction is cwd, not cbd | iximeow |
2020-05-03 | bump yaxpeax-arch to 0.0.4, use AddressDiff, fix warnings in ffi | iximeow |
2020-03-22 | yaxpeax-x86 decodes in 32-bit mode now | iximeow |
2020-02-22 | remove unused function | iximeow |
2020-02-22 | support most avx operand codes | iximeow |
2020-02-22 | fix {jmp,call} <reg>, as well as jmpf/callf | iximeow |
2020-02-22 | more sse/sse2 support | iximeow |
2020-02-22 | add vmclear test | iximeow |
2020-02-22 | support 660f sse2 instructions | iximeow |
2020-02-16 | embarassingly had OperandSpec variants for modrm displacement == 0 backwards | iximeow |
2020-02-11 | support `in` and `out` instructions | iximeow |
2020-02-11 | add `RegSpec::name` to get `&'static str` labels for registers | iximeow |
2020-01-15 | support "int imm8" instructions | iximeow |
2020-01-15 | make space for non-64bit modes | iximeow |
2020-01-15 | add more sse2 instructions (packed shift by immediate, mostly) | iximeow |
2020-01-15 | add 660f6* series instructions as well as 660f70 | iximeow |
2020-01-15 | negative displacements were printed wrong, test against that for the future | iximeow |
2020-01-13 | explicitly fail to handle WAIT prefix | iximeow |
2020-01-13 | test that instruction lengths are correct | iximeow |
2020-01-13 | add Default impl for Instruction to track yaxpeax-arch | iximeow |
2020-01-12 | "fix warnings" | iximeow |
2020-01-12 | match changes in arch to have Resulty decode, instead of Option | iximeow |
2020-01-12 | avx feature flag and avx/aesni instructions flagged properly | iximeow |
2020-01-12 | support aesni | iximeow |
2020-01-12 | support missing sse3 instructions, add tests for sse3 instructions | iximeow |
2020-01-12 | test fence instructions against different quirks modes | iximeow |
2020-01-12 | add a slew of system-y instructions, as well as cpu quirks for amd/intel fenc... | iximeow |
2020-01-12 | vex tests work! | iximeow |
2020-01-12 | vex | iximeow |
2020-01-12 | proper movs operand support | iximeow |
2020-01-12 | pshuf/psr/shld/shrd plus some test fixes | iximeow |
2020-01-12 | down to one failing test, for now | iximeow |
2020-01-12 | more cvt variants | iximeow |
2020-01-12 | improved cvts again, movd/movq | iximeow |
2020-01-12 | add pxor and some others, support mm operands | iximeow |
2020-01-12 | support ucomiss, cvt*, some other sse instructions | iximeow |
2020-01-12 | more careful prefix handling | iximeow |
2020-01-12 | support prefetch, movlps, movhps, refine prefix permissivity | iximeow |
2020-01-12 | fix 0x98 and 0x99 opcodes, lss/lfs/lgs decodes | iximeow |
2020-01-12 | add display rules for new opcodes, continuing to fix tests | iximeow |
2020-01-12 | properly handle excessive prefixes on 0f-category instruction | iximeow |
2020-01-12 | hack to handle prefixed sequences that might appear to be escaped opcodes | iximeow |
2020-01-12 | support imul, >2 operands, and 4-bit register bank | iximeow |
2020-01-12 | most non-avx (really, non-vex) instructions | iximeow |
2020-01-12 | that println shouldnt be benchmarked | iximeow |