| Age | Commit message (Collapse) | Author | |
|---|---|---|---|
| 2024-03-17 | fix uxtb/uxth alias being incorrectly applied with x-size registers | iximeow | |
| 2024-03-17 | when decoding invalid opcodes, return errors. better testing for this ↵ | iximeow | |
| circumstance. | |||
| 2024-03-17 | disassembling sb is fine, tests ensure it happens now | iximeow | |
| 2024-03-17 | be more explicit about undefined system instructions being invalid | iximeow | |
| 2024-03-17 | system instruction and register improvements | iximeow | |
| * cN instead of crN for control registers * # for immediates in sys/sysl instructions * write out ARM system register names in the way the ARM reference manual says | |||
| 2024-03-16 | ldrab and ldraa tests, fix immediate decoding | iximeow | |
| 2024-03-16 | test dmb and make immediates shown with the immediate prefix | iximeow | |
| 2024-03-16 | fix movi (immediate) to unpack immediate correctly | iximeow | |
| .... and add tests that exercise movi with an immediate other than 0 | |||
| 2024-03-16 | fix ldrsw register size | iximeow | |
| also unignore tests that would have caught this fix test expectation that predated using pc-relative syntax and fix a test that expected an instruction to be disassembled as "invalid" successfully, rather than returning an error | |||
| 2024-03-09 | improve msr register decoding | iximeow | |
| "improve" rather than "fix" as `pstate.0x3` is hardly as useful as `msr uao, #3`. but the "pstate field" that had been decoded before was totally incorrect. | |||
| 2024-03-09 | fix armv8 a64 decoder hint instructions | belovdv | |
| 2022-01-02 | get test situation in order | iximeow | |
